New nonlinear model to determine $C_{gs}$ and $C_{gd}$ capacities of GaAs MESFET

N. Merahtine¹, S. Amourache², Y. Saidi³, M. Zaabat¹, Ch. Kenzai²
¹Laboratoire Electromagnétisme et Télécommunication, Faculté des Sciences de l’Ingénieur Université Mentouri Constantine
²Laboratoire des couches minces, Faculté des sciences Université MENTOURI Constantine ALGERIA
³Département de physique, Institut des science Exactes Centre Universitaire d’Oum el Bouaghi
04000 OUM EL BOUAGHI, ALGERIA
e-mail: zaabat@hotmail.com

Abstract. New nonlinear model for simulating physical and geometrical parameters to determine the junctions capacities of "the Gallium Arsenide Metal Semiconductor Field Effect Transistor" GaAs MESFET are represented in this paper. Non linear variations of the bias and gate-source and gate-drain capacities have been found. A simulated values show excellent agreement with experimental results.

Keywords: modelling, capacities, MESFET GaAs.

Paper received 19.03.03; accepted for publication 17.06.03.

1. Introduction

We propose a calculus model of the gate-source and gate-drain capacities of the MESFET GaAs, noted respectively $C_{gs}$ and $C_{gd}$, based on the distribution configuration of the fixed charge in the depletion region, this one is subdivided for an internal and external parts. The first one is located directly under the gate of the transistor and is the origin of the intrinsic capacities. The second one is presented by the extensions of the internal zone in both source and drain directions, and it is the origin of the extrinsic or parasitic capacities.

The simulation of non linear circuit using GaAs MESFET devices utilising our model, give the variation of the charge for drain and gate region with polarisation and to physical and geometrical parameters of the component, and reveals also the $C(V)$ characteristics in the linear and saturated regimes of the transistor.

2. Determination of the charge of the depletion region

The fixed charge of the depletion region of the component are distributed in four regions (Fig. 1):

1°/ the not saturated region of the channel under the gate;
2°/ the saturated region of the channel under the gate which exists only in saturation mode; 3° and 4°/ are respectively the extensions of the depletion region in both source and drain directions.

To determine the gate-source and gate-drain capacities, first we must determine the expressions of the charge in these regions, in the two modes of polarisation of the transistor.

Fig. 1. Repartition of the fixed charge on the depletion region.
2.1. Linear regime

When drain voltage is weak, the gradual channel approximation is utilized in all the internal part of the depletion region, to determine the effect edge around gate contact in this region (Fig. 2a) [2]. In this case, the charge in this zone can be calculated by the following expression:

\[ Q_{gl} = qN_d Z \frac{L}{2} \left[ d_{0l} + d_{1l} \right] \]  

(1)

Where \( q \) – the electron charge, \( N_d \) – the electrons density, \( L \) and \( Z \) are respectively the length and the width of the channel, \( d_{0l}, d_{1l} \) are respectively the widths of the depleted zone in both source and drain directions (Fig. 2a), expressed as follows:

\[ d_{0l} = a \sqrt{\frac{V_{bs} + V_g}{V_p}} \]  

(1a)

\[ d_{1l} = a \sqrt{\frac{V_{bs} + V_d + V_g}{V_p}} \]  

(1b)

With \( a \) – the thickness of the channel, \( V_{bs} \) – the built-in voltage of GaAs, \( V_p \) – the pinch-off voltage, \( V_g \) – the gate voltage and \( V_d \) – the drain voltage. In the other hand, the edges of the depopulated extensions are considered as circle portions (Fig. 2a) in both source and drain directions [3–6]. Thus, the charges stored in these two zones, noted \( Q_{2l} \) and \( Q_{dl} \), are calculated as follows:

\[ Q_{2l} = qN_d Z \frac{\pi}{2} \frac{d_{0l}^2}{2} \]  

(2)

From where the total charge \( Q_{gp} \), due to the depopulated extensions is:

\[ Q_{gp} = Q_{gl} + Q_{dl} \]  

(4)

\[ Q_{gp} = qN_d Z \frac{\pi}{2} \left[ \frac{d_{0l}^2}{2} + \frac{d_{1l}^2}{2} \right] \]  

(5)

The total charge \( Q \), of the gate in the linear mode is then equal to the sum of \( Q_{gl} \) and \( Q_{gp} \) charges:

\[ Q = Q_{gl} + Q_{gp} \]  

(6)

\[ d_{0l} = a \sqrt{\frac{V_{bs} + V_d + V_g}{V_p}} \]  

(7)

2.2. Saturation mode

The transistor configuration is represented on Fig. 2b where it is seen clearly that the intrinsic zone is subdivided into two parts. In the first part, the gradual channel approximation remains always valid, whereas in the second part, the effect edge is constant, for an invariant value of the drain voltage [6]. Under these conditions, the \( Q_{20} \) and \( Q_{gL} \) charges, which are, stored in these two parts are expressed as follows:

\[ Q_{20} = qN_d Z (L - L_s) \frac{\pi}{2} \left[ d_{0s} + d_{1s} \right] \]  

(8)

\[ d_{0s} = a \sqrt{\frac{V_{bs} + V_g}{V_p}} \]  

(8a)

\[ d_{1s} = a \sqrt{\frac{V_{bs} + V_d + V_g}{V_p}} \]  

(8b)

\[ Q_{gL} = qN_d Z L_s d_{1s} \]  

(9)

With \( L_s \) – the length of the constant part. Its expression is given by the following relation [2,8]:

\[ L_s(V_d, V_g) = \frac{2a}{\pi} \sinh^{-1} \left( \frac{\pi K_d}{2a E_s} (V_d - V_c) \right) \]  

(10)

\( V_c \) is the voltage drop between the source and the onset of the saturation region, i.e. with \( X = L - L_s \). It’s expression is as follows [2]:

\[ V_c(V_g) = \frac{(V_g - V_p) E_s L}{E_s L + V_g - V_p} \]  

(11)

Fig. 2. Configuration of the depletion region. a – linear regime; b – saturated regime.

SQC, 6(3), 2003

\[ Q_{dl} = qN_d Z \frac{\pi}{2} \frac{d_{1l}^2}{2} \]  

(3)
$K_d$ is the domain parameter [9]. $E_x$ is the longitudinal electric field for which the electrons reach their limit speed.

The total intrinsic charge $Q_{gs}$ on saturation is:

$$Q_{gs} = Q_{g0s} + Q_{g1s} \quad (12)$$

However, the extrinsic zone in the source direction remains unchanged with that of the linear mode, while the second zone in the drain direction becomes the sum of circular and rectangular triangle parts (Fig. 2b) [2,3]. From which we deduce the $Q_{ss}$ and $Q_{ds}$ capacities that are stored on these parts:

$$Q_{ss} = qN_d Z \left[ \frac{\pi}{2} \frac{d_{0s}}{2} \right]$$

$$Q_{ds} = qN_d Z \left[ \frac{d_{1s} \sqrt{d_{2s}^2 - d_{1s}^2}}{2} + \frac{d_{2s}^2}{2} \sin^{-1}\left( \frac{d_{1s}}{d_{2s}} \right) \right] \quad (13)$$

with $d_{2s} = \sqrt{\frac{V_{bd} + V_d + V_g}{V_p}}$.

The total charge $Q_{gss}$ due to these extensions in the saturation mode is then:

$$Q_{gss} = qN_d Z \times \left[ \frac{\pi}{2} \frac{d_{0s}}{2} + \frac{d_{1s} \sqrt{d_{2s}^2 - d_{1s}^2}}{2} + \frac{d_{2s}^2}{2} \sin^{-1}\left( \frac{d_{1s}}{d_{2s}} \right) \right] \quad (14)$$

Finally, the total charge of the gate $Q_s$ in the saturation mode is equal to:

$$Q_s = qN_d Z \left[ \frac{L-L_s}{2} \left( d_{0s} + d_{1s} \right) \right] + L s d_{1s} + \left[ \frac{\pi}{2} \frac{d_{0s}}{2} + \frac{d_{1s} \sqrt{d_{2s}^2 - d_{1s}^2}}{2} + \frac{d_{2s}^2}{2} \sin^{-1}\left( \frac{d_{1s}}{d_{2s}} \right) \right] \quad (15)$$

3. Capacities determination

We will determine the analytical expressions of these capacities in the linear and saturation regimes of the transistor.

3.1. The gate-source capacity

3.1.1. Linear regime

The gate-source capacity in the linear regime, noted $C_{gs}$, is given by:

$$C_{gs} = \frac{\partial Q_s}{\partial V_g} \left|_{V_d} \right. \frac{\partial Q_{gs}}{\partial V_g} \left|_{V_d} \right. + \frac{\partial Q_{gs}}{\partial V_g} \left|_{V_d} \right. \quad (17)$$

Here:

$$\frac{\partial Q_{gs}}{\partial V_g} \left|_{V_d} \right. = C_{gsl} - \text{the intrinsic capacity} \quad (17a)$$

$$\frac{\partial Q_{gs}}{\partial V_g} \left|_{V_d} \right. = C_{gsp} - \text{the parasitic capacity} \quad (17b)$$

After we find the following equations:

$$C_{gsl} = qN_d Z \frac{a^2}{4V_p} \left( \frac{1}{d_{0l}} + \frac{1}{d_{1l}} \right) \quad (18)$$

$$C_{gsp} = qN_d Z \frac{\pi}{2} \frac{a^2}{V_p} \quad (19)$$

$$C_{gs} = qN_d Z \left\{ \frac{L^2_{eq}}{4V_p} \left( \frac{1}{d_{0l}} + \frac{1}{d_{1l}} \right) + \frac{\pi}{2} \frac{a^2}{V_p} \right\} \quad (20)$$

3.1.2. Saturation regime

In this mode, the gate-source capacity noted $C'_{gs}$ is then equal to:

$$C'_{gs} = \frac{\partial Q_s}{\partial V_g} \left|_{V_d} \right. \frac{\partial Q_{gs}}{\partial V_g} \left|_{V_d} \right. + \frac{\partial Q_{gss}}{\partial V_g} \left|_{V_d} \right. \quad (21)$$

Here:

$$\frac{\partial Q_{gs}}{\partial V_g} \left|_{V_d} \right. = C_{gss} - \text{the intrinsic capacity} \quad (21a)$$

$$\frac{\partial Q_{gss}}{\partial V_g} \left|_{V_d} \right. = C_{gsp} - \text{the parasitic capacity} \quad (21b)$$

After we find the following expressions:

$$C_{gss} = qN_d Z \left\{ \frac{a^2}{4V_p} \left( \frac{L-L_s}{d_{0s}} + \frac{L+L_s}{d_{1s}} \left( 1 + \left( \frac{V_c}{V_g-V_t} \right)^2 \right) \right) + \frac{K_d (d_{0s} - d_{1s})}{2E_s} \left( \frac{V_c}{V_g-V_t} \right)^2 \right\} \quad (22)$$
\[ C_{g_{dps}} = qN_d Z \frac{a^2}{4V_p} \left\{ \pi + 2 \sqrt{\frac{d_{2s}^2 - d_{1s}^2}{d_{1s}^2}} + 2 \sin^{-1} \left( \frac{d_{1s}}{d_{2s}} \right) \right\} + 2 \frac{d_{2s}^2 - d_{1s}^2}{d_{1s}^2} \left( \frac{V_c}{V_g - V_t} \right)^2 \] (22)

\[ C'_{gs} = qN_d Z \left\{ \frac{a^2}{4V_p} \left[ \pi + \frac{L - L_s}{d_{1s}} + 2 \sin \left( \frac{d_{1s}}{d_{2s}} \right) \right] + \left( \frac{L + L_s}{d_{1s}} + 2 \frac{d_{2s}^2 - d_{1s}^2}{d_{1s}^2} \left( 1 + \left( \frac{V_c}{V_g - V_t} \right)^2 \right) \right) + \frac{K_d (d_{1s} - d_{0s})}{2E_s \sqrt{1 + b^2}} \right\} \] (23)

\[ b = \frac{\pi K_d (V_d - V_c)}{2ae_{s}} \] (25)

3.2. The gate-drain capacity

We follow the same steps as previously.

3.2.1. Linear regime

The gate-drain capacity on the linear regime, noted \( C_{gd} \), is calculated as follows:

\[ C_{gd} = \left. \frac{\partial Q}{\partial V_d} \right|_{V_g} = \left. \frac{\partial Q_{gs}}{\partial V_d} \right|_{V_g} + \left. \frac{\partial Q_{gpl}}{\partial V_d} \right|_{V_g} \] (26)

With:

\[ \left. \frac{\partial Q_{gs}}{\partial V_d} \right|_{V_g} = C_{gds} \quad \text{– the intrinsic capacity} \] (26a)

\[ \left. \frac{\partial Q_{gpl}}{\partial N_d} \right|_{V_g} = C_{gdpl} \quad \text{– the parasitic capacity} \] (26b)

Then we find:

\[ C_{gds} = qN_d Z \frac{K_d (d_{1s} - d_{0s})}{2E_s \sqrt{1 + b^2}} \] (31)

\[ C_{gdps} = qN_d Z \frac{a^2}{2V_p} \sin^{-1} \left( \frac{d_{1s}}{d_{2s}} \right) \] (32)

\[ C'_{gd} = qN_d Z \left\{ \frac{K_d (d_{1s} - d_{0s})}{2E_s \sqrt{1 + b^2}} + \left( \frac{a^2}{2V_p} \sin^{-1} \left( \frac{d_{1s}}{d_{2s}} \right) \right) \right\} \] (33)

4. Results and discussion

On the basis of the previous analytical expressions, the variation of capacities with the bias was carried out for the transistor MESFET[3], whose parameters are given in the Table 1.

On Fig. 3 show the variation of two components of the gate-drain capacity, the intrinsic component \( C_{gds} \) and the parasitic component \( C_{gdpl} \) in the linear mode, according to the drain voltage, for various values of the gate voltage.

On Fig. 4, we present the intrinsic capacity \( C_{gds} \) (Fig. 4a) and the parasitic capacity \( C_{gdps} \) (Fig. 4b) in the saturation mode. We see that the \( C_{gds} \) capacity always varies at the same rhythm in the linear mode, whereas the \( C_{gdps} \) capacity increases with the drain voltage and decreases with the gate voltage. We note also that the parasitic capacity is about hundred times the intrinsic capacity, it is the capacity which dominates in the saturation mode.
N. Merabtine et al.: New nonlinear model to determine ...

Table 1. MESFET1 parameters.

<table>
<thead>
<tr>
<th>TRANS.</th>
<th>L, (\mu)m</th>
<th>(a, \mu)m</th>
<th>(z, \mu)m</th>
<th>(V_{th}, \mu)m</th>
<th>(\mu_h, m^2 V^{-1} s^{-1})</th>
<th>(v_t, ms^{-1})</th>
<th>(N_{d}, m^{-3})</th>
</tr>
</thead>
<tbody>
<tr>
<td>MESFET1</td>
<td>1</td>
<td>0.2</td>
<td>200</td>
<td>0.75</td>
<td>0.3</td>
<td>1.0 (10^5)</td>
<td>1.0 (10^{23})</td>
</tr>
</tbody>
</table>

Fig. 3. Intrinsic and parasitic gate-drain Capacities on the linear regime.

Fig. 4. (a) intrinsic gate-drain capacity on the saturation regime; (b) parasitic gate-drain capacity on the saturation regime.

Fig. 5. Total gate-drain capacity.

On Fig. 6, we illustrate the intrinsic component \(C_{gsl}\) and the parasitic component \(C_{gsp}\) of the gate-source capacity according to the biasing drain, for different values of the gate voltage in the linear regime. We note that the \(C_{gsl}\) capacity decreases slightly with the drain voltage, and that decrease increases with the gate voltage. Also, and for a fixed value of the drain voltage, this capacity decreases with the gate voltage. However, the \(C_{gsp}\) capacity is invariant. In addition, the intrinsic capacity is increasingly higher than the parasitic capacity in this mode of polarisation.

In the saturation mode, we observe (Fig. 7a) that the intrinsic gate-source capacity \(C_{gs}\) becomes invariant towards the drain voltage, and always increases with the gate voltage. Contrary to the gate-drain capacity, this capacity always maintains its order of magnitude. However, the parasitic gate-source capacity \(C_{gsp}\) (Fig. 7b) increases constantly with the drain voltage, and increases with the gate voltage.

Fig. 6. Intrinsic and parasitic gate-source capacities on the linear regime.

On Fig. 5, we present the total gate-drain capacity in the two modes of polarisation. As we have seen previously, this capacity decreases slightly with the drain tension in the linear mode, whereas it is almost invariant in the saturation mode. We note also the discontinuous transition between the two modes of polarisation and an overlapping between the characteristics.
On Fig. 8, we present the total gate-source capacity in the two modes of polarisation for the same values of the gate voltage. We observe that this capacity varies in the same manner as the total gate-drain capacity in the linear mode, but it increases slightly in the saturation mode. We also remark an overlapping between the characteristics, and the abrupt transition from the linear mode to the saturation mode, which decreases with the gate voltage.

We show on Fig. 9 the variation of the total gate capacity, which is the sum of the total gate-drain and gate-source capacities. The first remark that we raise is the disappearance of the overlapping between the characteristics, like it have been seen for the total capacities. Secondly, we note that the abrupt transition between the linear mode and the saturation mode becomes increasingly weak as the gate voltage augment.

To validate results obtained with our model, we compare them with the experimental measurements taken from the literature for several transistors Table 2.

On Fig. 10, we present the experimental characteristics of the gate-drain capacity of the MESFET3 [11], versus the drain voltage at $V_g = 0$ V. We also plot the curves of the intrinsic capacity $C_{gd}$, the parasitic capacity $C_{gdps}$ and their sum $C_{gdps}$. We remark that the curve of the $C_{gd}$ capacity has the same behaviour towards the drain voltage as the experimental curve.

On Fig. 11, we present the experimental gate-drain capacity versus the drain voltage at $V_g = 0$ V for the transistor MESFET2 [10]. We also present the theoretical results [10]. For our model, we present the gate-drain capacity $C_{gd}$. We can note a good agreement with the experimental results.

On Fig. 12, we present the experimental gate-source capacity versus the gate voltage, at $V_d = 4$ V, for the

---

**Table 2. Parameters of the transistors used.**

<table>
<thead>
<tr>
<th>TRANS.</th>
<th>$a_{\mu m}$</th>
<th>$Z_{\mu m}$</th>
<th>$L_{\mu m}$</th>
<th>$\mu_{0}, m^2 V^{-1} s^{-1}$</th>
<th>$v_s, m s^{-1}$</th>
<th>$E_p, V m^{-1}$</th>
<th>$V_p, V$</th>
<th>$V_r, V$</th>
<th>$N_d, cm^{-3}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>MESFET2</td>
<td>167 $10^{-3}$</td>
<td>150 0.5</td>
<td>23 $10^{-2}$</td>
<td>1.96 $10^5$</td>
<td>8.5 $10^5$</td>
<td>1.4 $10^{-2}$</td>
<td>$-65$</td>
<td>72</td>
<td>$10^{21}$</td>
</tr>
<tr>
<td>MESFET3</td>
<td>7 $10^{-2}$</td>
<td>35 0.5</td>
<td>33 $10^{-2}$</td>
<td>3.3 $10^3$</td>
<td>3.3 $10^3$</td>
<td>1.75 $10^{-1}$</td>
<td>-1</td>
<td>5</td>
<td>$10^{23}$</td>
</tr>
</tbody>
</table>

---

*SQO, 6(3), 2003*
Fig. 10. Compared theoretical and experimental results for MESFET 2.

Fig. 11. Compared theoretical and experimental results for MESFET 3.

MESFET3 [11]. We also present the intrinsic capacity $C_{gs}$, the parasitic capacity $C_{gds}$, and their sum $C'_{gs}$.

5. Conclusions

A new accurate expression for simulating the bias dependencies of the GaAs MESFET junction capacities has been presented in this work. The proposed capacities model is very suitable and useful as a means of describing the $C(V)$ characteristics of the GaAs MESFET. Experimental results show excellent agreement with our results.

References